Vis enkel innførsel

dc.contributor.authorAsif, Mohd
dc.contributor.authorTariq, Mohd
dc.contributor.authorSarwar, Adil
dc.contributor.authorHussan, Md. Reyaz
dc.contributor.authorAhmad, Shafiq
dc.contributor.authorMihet-Popa, Lucian
dc.contributor.authorShah Noor Mohamed, Adamali
dc.date.accessioned2022-01-25T16:38:29Z
dc.date.available2022-01-25T16:38:29Z
dc.date.created2021-11-30T13:07:15Z
dc.date.issued2021-12-13
dc.identifier.citationElectronics. 2021, 10 (24), Artikkel 3099.en_US
dc.identifier.issn2079-9292
dc.identifier.urihttps://hdl.handle.net/11250/2839311
dc.description.abstractMultilevel inverters (MLIs) are new demanding topologies that have low total harmonic distortion (THD) and low voltage stress across the switches make them ideal for medium and high-power applications. The authenticity of semiconductor devices is one of the main concerns for these MLIs to operate properly. With an increment in the number of switches in multilevel inverters, the pos-sibility of the fault also arises. Hence, a reliable 5- level inverter topology with fault-tolerant ability has been proposed. The proposed topology can withstand against of Open Circuit (OC) fault caused when any single switch fails. The proposed configuration is fault-tolerant and reliable as compared to the conventional multilevel inverters. Simulation of the proposed topology is done in MATLAB-Simulink and PLECS software packages, and the results obtained for normal (pre-fault), during the fault, and post-fault conditions are discussed. Experimental results also prove the proposed cell topology's robustness and effectiveness in tolerating OC faults across the switches. Furthermore, a thorough comparison is provided to demonstrate the superiority of the proposed topology in comparison to recently published topologies that have fault-tolerant featuresen_US
dc.language.isoengen_US
dc.publisherMDPIen_US
dc.rightsNavngivelse 4.0 Internasjonal*
dc.rights.urihttp://creativecommons.org/licenses/by/4.0/deed.no*
dc.subjectpacked U-cell (PUC)en_US
dc.subjectPUCen_US
dc.subjectfault-toleranten_US
dc.subjectself-voltage balancingen_US
dc.subjectreduced device counten_US
dc.subjecttotal harmonic distortion (THD)en_US
dc.subjectTHDen_US
dc.subjectmodulation indexen_US
dc.titleA Robust Multilevel Inverter Topology for Operation under Fault Conditionsen_US
dc.typePeer revieweden_US
dc.typeJournal articleen_US
dc.description.versionpublishedVersionen_US
dc.rights.holder© 2021 by the authors.en_US
dc.subject.nsiVDP::Teknologi: 500::Elektrotekniske fag: 540en_US
dc.source.volume10en_US
dc.source.journalElectronicsen_US
dc.source.issue24en_US
dc.identifier.doi10.3390/electronics10243099
dc.identifier.cristin1961674
dc.source.articlenumber3099en_US
cristin.ispublishedfalse
cristin.fulltextoriginal
cristin.qualitycode1


Tilhørende fil(er)

Thumbnail

Denne innførselen finnes i følgende samling(er)

Vis enkel innførsel

Navngivelse 4.0 Internasjonal
Med mindre annet er angitt, så er denne innførselen lisensiert som Navngivelse 4.0 Internasjonal